**Amplifier** is the generic term used to describe a circuit which produces and increased version of its input signal. However, not all amplifier circuits are the same as they are classified according to their circuit configurations and modes of operation.

In "Electronics", small signal amplifiers are commonly used devices as they have the ability to amplify a relatively small input signal, for example from a Sensor such as a photo-device, into a much larger output signal to drive a relay, lamp or loudspeaker for example.



Voltage Amplifier Gain 
$$Voltage Gain (A_v) = \frac{Output Voltage}{Input Voltage} = \frac{Vout}{Vin}$$

Current Amplifier Gain Current  $Gain (A_i) = \frac{Output \ Current}{Input \ Current} = \frac{Iout}{Iin}$ 

Power Amplifier Gain  $Power Gain(A_p) = A_v \times A_i$ 

The introduction to the amplifier gain can be said to be the relationship that exists between the signal measured at the output with the signal measured at the input. There are three different kinds of amplifier gain which can be measured and these are: Voltage Gain (Av), Current Gain (Ai) and Power Gain (Ap) depending upon the quantity being

Voltage  $A_V = \frac{A_V}{A_V}$ Current  $A_I = -\frac{P}{A_P}$ 

DC gains AC gains

$$A_{V} = \frac{V_{output}}{V_{input}}$$

$$A_{V} = \frac{\Delta V_{output}}{\Delta V_{input}}$$

$$A_{I} = \frac{I_{output}}{I_{input}}$$

$$A_{I} = \frac{\Delta I_{output}}{\Delta I_{input}}$$

$$A_{p} = \frac{P_{output}}{P_{input}} \qquad A_{p} = \frac{(\Delta V_{output})(\Delta I_{output})}{(\Delta V_{input})(\Delta I_{input})}$$
 
$$A_{p} = (A_{V})(A_{I})$$

 $\Delta$  = "change in . . . "





# TRANSISTOR AS AN AMPLIFIER



# TRANSISTOR AS AN AMPLIFIER











## **CE** output characteristics

A plot of *Ic versus VcE*for various values of *IB*Three regions
identified:
Active,
Cut-off,

Saturation



- Active region:
- Linear region in the output characteristics
- E-B junction forward biased
- C-B junction reverse biased
- Ic increases with IB
- Cut off region:

Region below IB=0 line (or Ic=IcEO)

- Saturation Region:

Region to the left of the vertical line VCE=VCE(sat)=0.3V (for Silicon)

# **Transistor Biasing**

Applying external dc voltages to ensure that transistor operates in the desired region

- Which is the desired region?
- For amplifier application, transistor should operate in active region
- For switch application, it should operate in cut-off and sat.

# **Quiescent Operating Point or Q-point**

- Establishing the correct operating point requires the selection of bias resistors and load resistors to provide the appropriate input current and collector voltage conditions.
- The correct biasing point for a bipolar transistor, either NPN or PNP, generally lies somewhere between the two extremes of operation with respect to it being either "fully-ON" or "fully-OFF" along its DC load line.
- This central operating point is called the "Quiescent Operating Point", or **Q-point** for short





Because collector current cannot go beyond Zero ampere And due that some portion of the voltage Vce will also get clipped









- <u>Pros:</u>
- 1) Simple circuit
- 2) Uses very few resistors
- Cons:
- 1. Q-point is unstable
- If temperature increases, then β increases, and hence Icq and VcEQ vary (effectively Q-point shifts)
- If the transistor is replaced with another transistor having different β value, then also Qpoint shifts

## Load Line Characteristics: Variation in load line with

circuit parameters Vcc, Rc and RB



### **Load Line** Vce = Vcc - Ic Rc Rc3 > Rc2 > Rc1 Ic (mA) Is = 60 µA Vcc Rc2 Is = 40 µA Is = 30 µA Vcc Rc3 Is = 20 µA VCC VCE (Volts)



### **Classification of Amplifiers**

### 1)Based on Number of stage

- I. Single stage amplifier- Single transistor
- II. Multi stage amplifier-multi transistor
- 2)Based on its output
- I. Voltage amplifier-increase voltage level input
- II. Power amplifier –power level input
- 3)Based on its input signal
- I. Small Signal –small fluctuations in collector current
- II. Large signal-fluctuations in collector current is large
- 4) Based on the frequency
- I. Audio-20 Hz to 20Khz
- II. power- Very high frequency

- 5) Based on biasing conditions
- I. Class A
- II. Class B

III. Class C

IV. Class AB



- 6) Based on coupling methods
- I. RC Coupling (R&C)
- II. Transformer (Transformer)
- III. Direct coupling (Transistor)
- 7) Based on its configurations CE,CB,CC











### Break Through the Bandwidth Barrier

- Transceiver tiles (L., H., and E-tile) with data rates up to 56 Gbps that deliver 7X bandwidth vs. previous generation FPGAs<sup>†</sup>
  - Dual-mode transceiver (E-tile) supports up to 56 Gbps PAM-4 and 30 Gbps NRZ
  - Up to 144 full duplex transceivers in a single package.
- Over 2.5 Tbps bandwidth for serial memory with support for Hybrid Memory Cube
- . Over 2.3 Tbps bandwidth for parallel memory interfaces with support for DDR4 at 2,666 Mbps.

### **Lower Operating Expense**

- · Leveraging Intel's leadership in process technology, Stratix 10 devices offer the most power-efficient technologies
  - Up to 70% lower power than prior-generation high-end FPGAs and SoCs<sup>†</sup>
  - Up to 80 giga floating point operations per second (GFLOPS)/Watt of single-precision floating point power efficiency
- . Quad-core ARM Cortex-A53 processor optimized for performance per watt

### Achieve the Highest Level of System Integration

- Largest monolithic FPGA device with 5.5 million LEs
- · Heterogeneous 3D SiP solutions including transceivers and other advanced components
- 64 bit quad-core ARM Cortex-A53 to enable hardware virtualization, system management and monitoring capabilities, acceleration pre-processing, and

mone







- 100 GS is affective sampling rate. 30 MHz real sampling rate (125 MHz/ channel)
- Rise time: 500 pS
- 1 nS to 365 days/division (data logger)
- Vertical Division: 20 mV to 20 V (10x probe), 2 mV to 2 V (1x probe)
- Input Range: ±80 mV to ±80 V (10x probe), ±8 mV to ±8 V (1x probe)
- 10-bit ADC
- 1 Megabyte data record length

### Arbitrary Waveform Generator

RVIEW

. 10 mHz to 150 MHz output frequency



SG985 Video Description





# BASEBAND VS. PASSBAND **BASEBAND** Aout Bandwidth $F_H = Bandwidth$ o Vout







### **BUILDING BLOCKS OF SIGNALS**





### **BUILDING BLOCKS OF SIGNALS**



 $Signal\,Bandwidth = \,\,F_{Highest\,Component} \,\,-\,\,F_{Lowest\,Component} \quad in\,Hertz$ 







### BANDWIDTH REQUIREMENT

System Bandwidth >> Signal's Highest Frequency Component

Signal Bandwidth=2 MHz,

Center Frequency = 10 MHz

System Bandwidth  $\gg$  11 MHz (10 MHz +  $\frac{2 \text{ MHz}}{2}$ )



### **BANDWIDTH AND PERFORMANCE**





### **DATA TRANSFER**





### **Distortion in Amplifier**

Distortion in Amplifier basically implies the **variation in the waveform received at the output** with respect to the applied input. The unwanted alterations generated during amplification is known as distortion.

A pure signal always has a single frequency component where voltage varies positive and negative by an equal amount. If this variation is less than full 360° cycle, then it is said that the signal is **distorted**.

When we talk about an ideal amplifier, the amplified output must be an exact replica of the input. But practically such an ideal amplifier doesn't exist. These undesired changes in the signal at the amplifier's output are basiaclly termed as distortion in amplifier.

Amplifier

Output

Distorted Output Of an Amplifier

Distorted Output Of an Amplifier

For a distortionless output signal, dc biasing is required at the base or gate terminal. When dc biasing is employed, the signal is amplified over its entire cycle. The bias "Q point" must fall at the middle of the load line.

Thus, with such a "Q point" setting, type A amplification can be achieved. To have a detailed explanation about class A amplifiers refer to our previous article Power Amplifier.

### Reasons for signal distortion—

- 1.Due to incorrect biasing when the signal is not amplified for the entire cycle of the input signal then distortion occurs.
- 2.It also occurs in the case when the applied input signal is very large.
- 3. Distortion in amplifier sometimes results when the amplification is not linear over the complete frequency range.

the amplifiers basically **amplify small voltage signals** in order to **provide a larger signal at the output**. After amplification, the output signal is the value obtained by the multiplication of amplifier's gain with that of the input signal.

This is the reason why we get an amplified signal at the output of an amplifier. But the gain of amplifier i.e.,  $\beta$  is different for the even similar type of transistor. Thus causing variation of "Q point" from a transistor to other

### **Types of Distortion in Amplifier**



**Non-linear Distortion** – This type of distortion occurs in an amplifier when the signal input is large and the active device is driven into a non-linear region of its characteristics.

### **Amplitude Distortion:**

This type of distortion occurs due to attenuation in the peak value of the waveform. The shift in "Q point" and amplification for less than 360° of the input signal leads to amplitude distortion. It occurs mainly due to **incorrect biasing and clipping**. As we know that if the biasing point of the transistor is correct, one can have output is the exact replica of input in the amplified form. Let us understand it with the help of the following three cases –

Case 1: Suppose insufficient biasing is provided, the "Q point" will lie near the lower half of the load line. In such condition, negative half of input is clipped and we get a distorted signal at the output of the amplifier.



The condition of Distortion at a low bias level

Case 2: Suppose an extra bias potential is provided, the "Q point" will now be at the upper half of the load line. This condition gives an output that is cut-off at positive half of the waveform.



Case 3: Sometimes correct biasing also leads to distortion in the output in case of the large input signal. This is so because the large input signal is amplified by the gain of the amplifier. In this case, both positive and negative half of the waveform gets clipped at some portion.

This is also known as clipping distortion. The efficiency of the circuit extremely decreases due to amplitude distortion



**Linear Distortion** – This type of distortion occurs when small input signal drives the device and it operates in the linear region of its characteristics. This mainly occurs due to frequency dependent characteristics of the active devices.

### **Frequency Distortion:**

In frequency distortion, the level of amplification varies with respect to frequency. In a practical amplifier, during amplification input signal consist of fundamental frequency along with different frequency components. This different frequency component is known as harmonics. After amplification, the amplitude of harmonics is somewhat a fraction of fundamental amplitude. Resultantly causing no any severe effect at the output waveform. But if the amplitude of harmonics after amplification goes to a higher value then its effect can't be avoided as it will be noticeable at the output. The diagram shown below will help you to understand frequency distortion

clearly-



Here the input consists of fundamental frequency along with harmonics. The combination of the two on amplification will give a distorted signal at the output. It occurs either due to the presence of reactive elements or by the electrode capacitances of the amplifier circuits.

Frequency Distortion due to Harmonics

### **Phase Distortion:**

Phase Distortion in the amplifier is also known as delay distortion. As the name indicates whenever there is a time delay between input and occurrence of the signal at the output. It is said to be phase distorted signal. It occurs mainly due to electrical reactance. As we have discussed that a signal consists of different frequency components. So, when different frequency suffers different phase shift, phase distortion takes place.



Phase distortion has no practical significance in audio amplifiers as the human ear is insensitive to phase shift. The type and amount of distortion that is tolerable or intolerable depend on the application of amplifier.